# DM54ALS374/DM74ALS374 Octal TRI-STATE® D-Type-Edge-Triggered Flip-Flops #### **General Description** These 8-bit registers feature totem-pole TRI-STATE outputs designed specifically for driving highly-capacitive or relative-ly low-impedance loads. The high-impedance state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight flip-flops of the ALS374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs will be set to the logic states that were set up at the D inputs. A buffered output control input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly. The output control does not affect the internal operation of the flip-flops. That is, the old data can be retained or new data can be entered even while the outputs are off. #### **Features** - Switching specifications at 50 pF - Switching specifications guaranteed over full temperature and V<sub>CC</sub> range - Advanced oxide-isolated, ion-implanted Schottky TTL process - Functionally and pin-for-pin compatible with LS TTL counterpart - Improved AC performance over LS374 at approximately half the power - TRI-STATE buffer-type outputs drive bus lines directly #### **Connection Diagram** TL/F/6113-1 Order Number DM54ALS374J, DM74ALS374WM or DM74ALS374N See NS Package Number J20A, M20B or N20A ### **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 7V Voltage Applied to Disabled Output 5.5V Operating Free Air Temperature Range DM54ALS −55°C to +125°C DM74ALS 0°C to +70°C Storage Temperature Range −65°C to +150°C Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ## **Recommended Operating Conditions** | Symbol | Parameter Supply Voltage | | D | DM54ALS374 | | | DM74ALS374 | | | |-----------------|--------------------------------|------|------|------------|-----|-----|------------|------|-------| | | | | Min | Nom | Max | Min | Nom | Max | Units | | V <sub>CC</sub> | | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | High Level Input Voltage | | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low Level Input Voltag | e | | | 0.7 | | | 0.8 | V | | Юн | High Level Output Curr | ent | | | -1 | | | -2.6 | mA | | loL | Low Level Output Current | | | | 12 | | | 24 | mA | | fcLock | Clock Frequency | | 0 | | 30 | 0 | | 35 | MHz | | tw | Width of Clock Pulse | High | 16.5 | | | 14 | | | ns | | | | Low | 16.5 | | | 14 | | | ns | | tsu | Data Setup Time | | 10↑ | | | 10↑ | | | ns | | t <sub>H</sub> | Data Hold Time | | 4↑ | | | 01 | | | ns | | TA | Free Air Operating Temperature | | 55 | | 125 | 0 | - | 70 | °C | The ( ↑) arrow indicates the positive edge of the Clock is used for reference. #### **Electrical Characteristics** over recommended operating free air temperature range. All typical values are measured at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . | Symbol | Parameter | Conditions | | Min | Тур | Max | Units | |-----------------|---------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------|---------------------|------|------|-------| | V <sub>IK</sub> | Input Clamp Voltage | $V_{CC} = 4.5V, I_{I} = -18 \text{ mA}$ | | | | -1.5 | V | | V <sub>OH</sub> | High Level Output<br>Voltage | $V_{CC} = 4.5V$ | I <sub>OH</sub> = Max | 2.4 | 3.2 | | V | | ^ | | $I_{OH} = -400 \mu\text{A}$<br>$V_{CC} = 4.5 \text{V to } 5.5 \text{V}$ | 54/74ALS | V <sub>CC</sub> – 2 | | | ٧ | | V <sub>OL</sub> | Low Level Output<br>Voltage | V <sub>CC</sub> = 4.5V<br>V <sub>IH</sub> = 2V | 54/74ALS<br>I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | ٧ | | | | | 74ALS<br>I <sub>OL</sub> = 24 mA | | 0.35 | 0.5 | ٧ | | կ | Input Current @ Max.<br>Input Voltage | $V_{CC} = 5.5V, V_{IH} = 7V$ | | | | 0.1 | mA | | lін | High Level Input Current | $V_{CC} = 5.5V, V_{IH} = 2.$ | | | 20 | μΑ | | | l <sub>IL</sub> | Low Level Input Current | $V_{CC} = 5.5V, V_{IL} = 0.4V$ | | | | -0.2 | mA | | lo | Output Drive Current | V <sub>CC</sub> = 5.5V | 54/74ALS<br>V <sub>O</sub> = 2.25V | -30 | | -112 | mA | | lozh | Off-State Output Current,<br>High Level Voltage Applied | $V_{CC} = 5.5V, V_{IH} = 2V$<br>$V_{O} = 2.7V$ | | | | 20 | μА | | lozL | Off-State Output Current,<br>Low Level Voltage Applied | $V_{CC} = 5.5V, V_{IH} = 2V$<br>$V_{O} = 0.4V$ | | _ | | -20 | μА | | Icc | Supply Current | V <sub>CC</sub> = 5.5V | Outputs High | | 11 | 19 | mA | | | | Outputs Open | Outputs Low | | 19 | 28 | mA | | | | | Outputs Disabled | | 20 | 31 | mA | # Switching Characteristics over recommended operating free air temperature range (Note 1) | Symbol | Parameter | Conditions | Erom | From To DM54 | DM54ALS374 | | DM74ALS374 | | Units | |------------------|----------------------------------------------------|-----------------------------------------------------|--------------------------------|--------------|------------|-----|------------|-----|-------| | | | Conditions | 1.0 | | Min | Max | Min | Max | Units | | fMAX | Maximum Clock Frequency | $V_{CC}=4.5V$ to $5.5V$ $R_L=500\Omega$ $C_L=50$ pF | | | 30 | | 35 | | MHz | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | | Clock | Any Q | 3 | 21 | 3 | 12 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | | Clock | Any Q | 5 | 19 | 5 | 16 | ns | | <sup>t</sup> PZH | Output Enable Time<br>to High Level Output | | Output <sup>a</sup><br>Control | Any Q | 5 | 27 | 5 | 17 | ns | | <sup>t</sup> PZL | Output Enable Time<br>to Low Level Output | | Output<br>Control | Any Q | 6 | 23 | 7 | 18 | ns | | t <sub>PHZ</sub> | Output Disable Time from High Level Output | | Output<br>Control | Any Q | 2 | 12 | 2 | 10 | ns | | t <sub>PLZ</sub> | Output Disable Time from Low Level Output | | Output<br>Control | Any Q | 3 | 33 | 3 | 18 | ns | Note 1: See Section 1 for test waveforms and output load. #### **Function Table** | Output<br>Control | Clock | D | Output<br>Q | | | |-------------------|-------|---|----------------|--|--| | L | 1 | Н | н | | | | L | ↑ | L | L | | | | L | L | X | Q <sub>0</sub> | | | | Н | × | X | z | | | L = Low State, H = High State, X = Don't Care <sup>1 =</sup> Positive Edge Transition Z = High Impedance State Q<sub>0</sub> = Previous Condition of Q