

## Beijing Vossel Electronic Design Co., Ltd 64x8, Serial, I<sup>2</sup>C Real-Time Clock

#### www.vslun.com

#### **FEATURES**

- ◆ Real-Time Clock (RTC) Counts Seconds, Minutes, Hours, Date of the Month, Month, Day of the week, and Year with Leap-Year Compensation Valid Up to
- ◆ 56-Byte, Battery-Backed, Nonvolatile (NV) RAM for Data Storage
- ◆ I<sup>2</sup>C Serial Interface
- ◆ Programmable Square-Wave Output Signal
- ◆ Automatic Power-Fail Detect and Switch Circuitry
- ◆ Consumes Less than 500nA in Battery- Backup Mode with Oscillator Running
- ◆ Optional Industrial Temperature Range: -40°C to +85°C
- ◆ Available in 8-Pin DIP or SO
- ◆ Underwriters Laboratory (UL) Recognized

#### PIN ASSIGNMENT



VS1307 8-Pin DIP (300-mil)



VS1307 8-Pin SOIC (150-mil)

#### PIN CONFIGUATIONS

- Primary Power Supply VCC

X1, X2 - 32.768kHz Crystal Connection

**VBAT** - +3V Battery Input

**GND** - Ground **SDA** - Serial Data **SCL** - Serial Clock

- Square Wave/Output Driver SQW/OUT

#### **GENERAL DESCRIPTION**

The VS1307 serial real-time clock (RTC) is a low-power, full binary-coded decimal (BCD) clock/calendar plus 56 bytes of NV SRAM. Address and data are transferred serially through an I2C<sup>TM</sup>, bidirectional bus. The clock/calendar provides seconds, minutes, hours, day, date, month, and year information. The end of the month date is automatically adjusted for months with fewer than 31 days, including corrections for leap year. The clock operates in either the 24-hour or 12-hour format with AM/PM indicator. The VS1307 has a built-in power-sense circuit that detects power failures and automatically switches to the battery supply.

### **TYPICAL OPERATING CIRCUIT**



Figure 1. Block Diagram



#### **TIMING DIAGRAM**



VS1307

#### **PIN DESCRIPTION**

| PIN | NAME         | FUNCTION                                                                                     |
|-----|--------------|----------------------------------------------------------------------------------------------|
| 1   | X1           | Connections for Standard 32.768kHz Quartz Crystal. The internal oscillator                   |
|     |              | circuitry is designed for operation with a crystal having a specified load                   |
| 2   | X2           | capacitance (CL) of 12.5pF. X1 is the input to the oscillator and can optionally             |
|     | AL           | be connected to an external 32.768kHz oscillator. The output of the internal                 |
|     |              | oscillator, X2, is floated if an external oscillator is connected to X1.                     |
|     |              | Backup Supply Input for Any Standard 3V Lithium Cell or Other Energy                         |
|     |              | Source. Battery voltage must be held between the minimum and maximum limits                  |
|     |              | for proper operation. Diodes in series between the battery and the $V_{\text{BAT}}$ pin may  |
|     |              | prevent proper operation. If a backup supply is not required, $V_{\text{BAT}}$ may be        |
| 3   | $V_{ m BAT}$ | grounded. The nominal power-fail trip point (VPF) voltage at which access to                 |
| 3   | V BAT        | the RTC and user RAM is denied is set by the internal circuitry as 1.25 x VBAT               |
|     |              | nominal. A lithium battery with 48mAhr or greater will back up the VS1307 for                |
|     |              | more than 10 years in the absence of power at +25°C.                                         |
|     |              | UL recognized to ensure against reverse charging current when used with a                    |
|     |              | lithium battery.                                                                             |
| 4   | GND          | Ground.                                                                                      |
| 5   | SDA          | Serial Data Input/Output. SDA is the data input/output for the I <sup>2</sup> C serial       |
|     | SDA          | interface. The SDA pin is open drain and requires an external pullup resistor.               |
| 6   | SCL          | Serial Clock Input. SCL is the clock input for the I <sup>2</sup> C interface and is used to |
| 0   | SCL          | synchronize data movement on the serial interface.                                           |
|     |              | Square Wave/Output Driver. When enabled, the SQWE bit set to 1, the                          |
| 7   | SQW/OUT      | SQW/OUT pin outputs one of four square-wave frequencies (1Hz, 4kHz, 8kHz,                    |
| /   | 3QW/001      | 32kHz). The SQW/OUT pin is open drain and requires an external pullup                        |
|     |              | resistor. SQW/OUT operates with either VCC or VBAT applied.                                  |
|     |              | Primary Power Supply. When voltage is applied within normal limits, the device               |
|     |              | is fully accessible and data can be written and read. When a backup supply is                |
| 8   | Vcc          | connected to the device and VCC is below VTP, read and writes are inhibited.                 |
|     |              | However, the timekeeping function continues unaffected by the lower input                    |
|     |              | voltage.                                                                                     |

#### **DETAILED DESCRIPTION**

The VS1307 is a low-power clock/calendar with 56 bytes of battery-backed SRAM. The clock/calendar provides seconds, minutes, hours, day, date, month, and year information. The date at the end of the month is automatically adjusted for months with fewer than 31 days, including corrections for leap year. The VS1307 operates as a slave device on the I<sup>2</sup>C bus. Access is obtained by implementing a START condition and providing a device identification code followed by a register address. Subsequent registers can be accessed sequentially until a STOP condition is executed. When VCC falls below 1.25 x VBAT, the device terminates an access in progress and resets the device address counter. Inputs to the device will not be

recognized at this time to prevent erroneous data from being written to the device from an out-oftolerance system. When VCC falls below VBAT, the device switches into a low-current battery-backup mode. Upon power-up, the device switches from battery to VCC when VCC is greater than VBAT +0.2V and recognizes inputs when VCC is greater than 1.25 x VBAT. The block diagram in Figure 1 shows the main elements of the serial RTC.

#### **OSCILLATOR CIRCUIT**

The VS1307 uses an external 32.768kHz crystal. The oscillator circuit does not require any external resistors or capacitors to operate. Table 1 specifies several crystal parameters for the external crystal. Figure 3 shows a functional schematic of the oscillator circuit. If using a crystal with the specified characteristics, the startup time is usually less than one second.

#### **CLOCK ACCURACY**

The accuracy of the clock is dependent upon the accuracy of the crystal and the accuracy of the match between the capacitive load of the oscillator circuit and the capacitive load for which the crystal was trimmed. Additional error will be added by crystal frequency drift caused by temperature shifts. External circuit noise coupled into the oscillator circuit may result in the clock running fast.

Table 1. Crystal Specifications\*

| PARAMETER         | SYMBOL | MIN TYP MAX | UNITS |
|-------------------|--------|-------------|-------|
| Nominal Frequency | fo     | 32.768      | kHz   |
| Series Resistance | ESR    | 45          | kΩ    |
| Load Capacitance  | CL     | 12.5        | pF    |

Figure 2. Recommended Layout for Crystal



NOTE: AVOID ROUTING SIGNAL LINES IN THE CROSSHATCHED AREA (UPPER LEFT QUADRANT) OF THE PACKAGE UNLESS THERE IS A GROUND PLANE BETWEEN THE SIGNAL LINE AND THE DEVICE PACKAGE.

VS1307



Figure 3 Oscillator Circuit Showing Internal Bias Network

#### RTC AND RAM ADDRESS MAP

Table 2 shows the address map for the VS1307 RTC and RAM registers. The RTC registers are located in address locations 00h to 07h. The RAM registers are located in address locations 08h to 3Fh. During a multibyte access, when the address pointer reaches 3Fh, the end of RAM space, it wraps around to location 00h, the beginning of the clock space.

#### **CLOCK AND CALENDAR**

The time and calendar information is obtained by reading the appropriate register bytes. Table 2 shows the RTC registers. The time and calendar are set or initialized by writing the appropriate register bytes. The contents of the time and calendar registers are in the BCD format. The day-of-week register incre-ments at midnight. Values that correspond to the day of week are user-defined but must be sequential (i.e., if 1 equals Sunday, then 2 equals Monday, and so on.) Illogical time and date entries result in undefined operation. Bit 7 of Register 0 is the clock halt (CH) bit. When this bit is set to 1, the oscillator is disabled. When cleared to 0, the oscillator is enabled.

Please note that the initial power-on state of all registers is not defined. Therefore, it is important to enable the oscillator (CH bit = 0) during initial configuration.

The VS1307 can be run in either 12-hour or 24-hour mode. Bit 6 of the hours register is defined as the 12-hour or 24-hour mode-select bit. When high, the 12-hour mode is selected. In the 12-hour mode, bit 5 is the AM/PM bit with logic high being PM. In the 24-hour mode, bit 5 is the second 10-hour bit (20 to 23 hours). The hours value must be re-entered whenever the 12/24-hour mode bit is changed. When reading or writing the time and date registers, secondary (user) buffers are used to prevent errors when the internal registers update. When reading the time and date registers, the user buffers are synchronized to the internal registers on any I2C START. The time information is read from these secondary registers while the clock continues to run. This eliminates the need to re-read the registers in case the internal registers update during a read. The divider chain is reset whenever the seconds register is written. Write transfers occur on the I2C acknowledge from the VS1307. Once the divider chain is reset, to avoid rollover issues, the remaining time and date registers must be written within one second.

**Table 2. Timekeeper Registers** 

| ADDRESS | Bit7 | Bit6 | Bit5    | Bit4     | Bit3        | Bit2 | Bit1    | Bit0 | FUNCTION   | RANGE      |
|---------|------|------|---------|----------|-------------|------|---------|------|------------|------------|
| 00H     | СН   |      | 10 Seco | nds      |             | Sec  | onds    |      | Seconds    | 00–59      |
| 01H     | 0    |      | 10 Minu | ites     |             | Min  | utes    |      | Minutes    | 00–59      |
| 02H     | 0    | 12   | 10Hour  | 10 Hour  |             | Но   | urs     |      | Hours      | 1-12+AM/PM |
|         |      | 24   | PM/AM   |          |             |      |         |      |            | 00–23      |
| 03H     | 0    | 0    | 0       | 0        | 0           |      | DAY     |      | Day        | 01–07      |
| 04H     | 0    | 0    | 10      | Date     |             | Da   | ate     |      | Date       | 1–31       |
| 05H     | 0    | 0    | 0       | 10 Month |             | Мо   | nth     |      | Month      | 01–12      |
| 06H     |      |      | 10 Year | Year     |             |      |         | Year | 00–99      |            |
| 07H     | OUT  | 0    | 0       | SQWE     | 0 0 RS1 RS0 |      | Control | _    |            |            |
| 08H~3FH |      |      |         |          |             |      |         |      | RAM 56 x 8 | 00H-FFH    |

#### **CONTROL REGISTER**

The VS1307 control register is used to control the operation of the SQW/OUT pin.

| Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|------|------|------|------|------|------|------|------|
| OUT  | 0    | 0    | SQWE | 0    | 0    | RS1  | RS0  |

**Bit 7: Output Control (OUT).** This bit controls the output level of the SQW/OUT pin when the squarewave output is disabled. If SQWE = 0, the logic level on the SQW/OUT pin is 1 if OUT = 1 and is 0 if OUT = 0.

**Bit 4: Square-Wave Enable (SQWE).** This bit, when set to logic 1, enables the oscillator output. The frequency of the square-wave output depends upon the value of the RS0 and RS1 bits. With the squarewave output set to 1Hz, the clock registers update on the falling edge of the square wave.

**Bits 1, 0: Rate Select (RS1, RS0).** These bits control the frequency of the square-wave output when the square-wave output has been enabled. The following table lists the square-wave frequencies that can be selected with the RS bits.

| RS1 | RS0 | SQW OUTPUT FREQUENCY |
|-----|-----|----------------------|
| 0   | 0   | 1Hz                  |
| 0   | 1   | 4.096kHz             |
| 1   | 0   | 8.192kHz             |
| 1   | 1   | 32.768kHz            |

#### I<sup>2</sup>C DATA BUS

The VS1307 supports the I<sup>2</sup>C protocol. A device that sends data onto the bus is defined as a transmitter and a device receiving data as a receiver. The device that controls the message is called a master. The devices that are controlled by the master are referred to as slaves. The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions. The VS1307 operates as a slave on the I<sup>2</sup>C bus.

Figures 4, 5, and 6 detail how data is transferred on the I<sup>2</sup>C bus.

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is high will be interpreted as control signals.

Accordingly, the following bus conditions have been defined:

Bus not busy: Both data and clock lines remain HIGH.

**Start data transfer:** A change in the state of the data line, from HIGH to LOW, while the clock is HIGH, defines a START condition.

**Stop data transfer:** A change in the state of the data line, from LOW to HIGH, while the clock line is HIGH, defines the STOP condition.

**Data valid:** The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line must be changed during the LOW period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between START and STOP conditions is not limited, and is determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit. Within the 2-wire bus specifications a standard mode (100kHz clock rate) and a fast mode (400kHz clock rate) are defined. The VS1307 operates in the standard mode (100kHz) only.

**Acknowledge:** Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse which is associated with this acknowledge bit.

A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line HIGH to enable the master to generate the STOP condition.



Figure 4. Data Transfer on I<sup>2</sup>C Serial Bus

Depending upon the state of the R/W bit, two types of data transfer are possible:

- 1. **Data transfer from a master transmitter to a slave receiver.** The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte. Data is transferred with the most significant bit (MSB) first.
- 2. **Data transfer from a slave transmitter to a master receiver.** The first byte (the slave address) is transmitted by the master. The slave then returns an acknowledge bit. This is followed by the slave transmitting a number of data bytes. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a "not acknowledge" is returned.

  The master device generates all the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the bus will not be released. Data is transferred with the most significant bit (MSB) first.

The VS1307 may operate in the following two modes:

1. Slave Receiver Mode (Write Mode): Serial data and clock are received through SDA and SCL. After each byte is received an acknowledge bit is transmitted. START and STOP conditions are recognized as the beginning and end of a serial transfer. Hardware performs address recognition after reception of the slave address and direction bit (see Figure 5). The slave address byte is the first byte received after the master generates the START condition. The slave address byte contains the 7-bit VS1307 address, which is 1101000, followed by the direction bit (R/W), which for a write is 0. After receiving and decoding the slave address byte, the VS1307 outputs an acknowledge on SDA. After the VS1307 acknowledges the slave address + write bit, the master transmits a word address to the VS1307. This sets the register pointer on the VS1307, with the VS1307 acknowledging the transfer. The master can then transmit zero or more bytes of data with the VS1307 acknowledging each byte received. The register pointer automatically increments after each data byte are written. The master will generate a STOP condition to terminate the data write.

Figure 5. Data Write—Slave Receiver Mode



2. **Slave Transmitter Mode (Read Mode):** The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit will indicate that the transfer direction is reversed. The VS1307 transmits serial data on SDA while the serial clock is input on SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer (see Figure 6). The slave address byte is the first byte received after the START condition is generated by the master. The slave address byte contains the 7-bit VS1307 address, which is 1101000, followed by the direction bit (R/W), which is 1 for a read. After receiving and decoding the slave address the VS1307 outputs an acknowledge on SDA. The VS1307 then begins to transmit data starting with the register address pointed to by the register pointer. If the register pointer is not written to before the initiation of a read mode the first address that is read is the last one stored in the register pointer. The register pointer automatically increments after each byte are read. The VS1307 must receive a Not Acknowledge to end a read.

Figure 6. Data Read—Slave Transmitter Mode



#### **ABSOLUTE MAXIMUM RATINGS**

| Voltage Range on Any Pin Relative to Ground | 0.5V to +7.0V                     |
|---------------------------------------------|-----------------------------------|
| Operating Temperature Range (noncondensing) | 0°C to +70°C (Commercial),        |
|                                             | -40°C to +85°C (Industrial)       |
| Storage Temperature Range                   | 55°C to +125°C                    |
| Soldering Temperature (DIP, leads)          | +260°C for 10 seconds             |
| Soldering Temperature (surface mount)       | See JPC/JEDEC Standard J-STD-020A |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

#### RECOMMENDED DC OPERATING CONDITIONS

 $(T_A = 0^{\circ}C \text{ to } +70^{\circ}C, T_A = -40^{\circ}C \text{ to } +85^{\circ}C.) \text{ (Notes 1, 2)}$ 

| PARAMETER                        | SYMBOL            | CONDITIONS | MIN  | TYP               | MAX  | UNITS |
|----------------------------------|-------------------|------------|------|-------------------|------|-------|
| Supply Voltage                   | $V_{CC}$          |            | 4.5  | 5.0 5             | .5   | V     |
| Logic 1 Input                    | $V_{\mathrm{IH}}$ |            | 2.2  | V <sub>CC</sub> + | -0.3 | V     |
| Logic 0 Input                    | $V_{\mathrm{IL}}$ |            | -0.3 | +0                | 0.8  | V     |
| V <sub>BAT</sub> Battery Voltage | $V_{BAT}$         |            | 2.0  | 3 3               | 3.5  | V     |

#### DC ELECTRICAL CHARACTERISTICS

 $(Vcc = 4.5V to 5.5V; T_A = 0^{\circ}C to +70^{\circ}C, T_A = -40^{\circ}C to +85^{\circ}C.)$  (Notes 1, 2)

| PARAMETER                             | SYMBOL       | CONDITIONS | MIN       | TYP              | MAX              | UNITS |
|---------------------------------------|--------------|------------|-----------|------------------|------------------|-------|
| Input Leakage (SCL)                   | $I_{LI}$     |            |           |                  | 1                | μA    |
| I/O Leakage (SDA, SQW/OUT)            | $I_{LO}$     |            |           |                  | 1                | μA    |
| Logic 0 Output (IOL = 5mA)            | $V_{OL}$     |            |           |                  | 0.4              | V     |
| Active Supply Current (fSCL = 100kHz) | $I_{CCA}$    |            |           |                  | 1.5              | mA    |
| Standby Current                       | $I_{CCS}$    | (Note 3)   |           |                  | 200              | μA    |
| VBAT Leakage Current                  | $I_{BATLKG}$ |            |           | 5                | 50               | nA    |
| Power-Fail Voltage                    | V            |            | 1.216x    | 1.25x            | 1.284x           | V     |
| $(V_{BAT} = 3.0V)$                    | $V_{ m PF}$  |            | $V_{BAT}$ | $V_{\text{BAT}}$ | $V_{\text{BAT}}$ |       |

#### DC ELECTRICAL CHARACTERISTICS

 $(Vcc = 0V, VBAT = 3.0V; TA = 0^{\circ}C \text{ to } +70^{\circ}C, TA = -40^{\circ}C \text{ to } +85^{\circ}C.) \text{ (Notes 1, 2)}$ 

| PARAMETER                   | SYMBOL               | CONDITIONS | MIN | TYP | MAX | UNITS |
|-----------------------------|----------------------|------------|-----|-----|-----|-------|
| VBAT Current (OSC ON);      | T                    |            |     | 300 | 500 | m A   |
| SQW/OUT OFF                 | I <sub>BAT1</sub>    |            |     | 300 | 500 | nA    |
| VBAT Current (OSC ON);      | T                    |            |     | 490 | 900 | A     |
| SQW/OUT ON (32kHz)          | I <sub>BAT2</sub>    |            |     | 480 | 800 | nA    |
| VBAT Data-Retention Current | Ţ                    |            |     | 10  | 100 | A     |
| (Oscillator Off)            | $I_{\mathrm{BATDR}}$ |            |     | 10  | 100 | nA    |

#### **AC ELECTRICAL CHARACTERISTICS**

(Vcc = 4.5V to 5.5V;  $T_A = 0^{\circ}C$  to +70°C,  $T_A = -40^{\circ}C$  to +85°C.)

| PARAMETER                  | SYMBOL              | CONDITIONS | MIN | TYP | MAX  | UNITS |
|----------------------------|---------------------|------------|-----|-----|------|-------|
| SCL Clock Frequency        | $f_{SCL}$           |            | 0   |     | 100  | μs    |
| Bus Free Time Between a    | +                   |            | 4.7 |     |      | μs    |
| STOP and START Condition   | $t_{ m BUF}$        |            | 4.7 |     |      | μδ    |
| Hold Time (Repeated) START | t                   | (Note 4)   | 4.0 |     |      | He    |
| Condition                  | t <sub>HD:STA</sub> | (Note 4)   | 4.0 |     |      | μs    |
| LOW Period of SCL Clock    | $t_{LOW}$           |            | 4.7 |     |      | μs    |
| HIGH Period of SCL Clock   | t <sub>HIGH</sub>   |            | 4.0 |     |      | μs    |
| Setup Time for a Repeated  | t                   |            | 4.7 |     |      | μs    |
| START Condition            | t <sub>SU:STA</sub> |            | 4.7 |     |      | μδ    |
| Data Hold Time             | t <sub>HD:DAT</sub> |            | 0   |     |      | μs    |
| Data Setup Time            | $t_{SU:DAT}$        | (Note 5,6) | 250 |     |      | ns    |
| Rise Time of Both SDA and  | <b>+</b>            |            |     |     | 1000 | ns    |
| SCL Signals                | $t_{R}$             |            |     |     | 1000 | 115   |
| Fall Time of Both SDA and  | $t_{ m F}$          |            |     |     | 300  | ns    |
| SCL Signals                | u <sub>F</sub>      |            |     |     | 300  | 110   |
| Setup Time for STOP        | tarrama             |            | 4.7 |     |      | μs    |
| Condition                  | t <sub>SU:STO</sub> |            | 7.7 |     |      | μο    |

#### **CAPACITANCE**

 $(T_A = +25^{\circ}C)$ 

| PARAMETER                             | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
|---------------------------------------|--------|------------|-----|-----|-----|-------|
| Pin Capacitance (SDA, SCL)            | Ci/o   |            |     |     | 10  | pF    |
| Capacitance Load for Each<br>Bus Line | Св     | (Note 7)   |     |     | 400 | pF    |

- Note 1: All voltages are referenced to ground.
- **Note 2:** Limits at -40°C are guaranteed by design and are not production tested.
- Note 3: Iccs specified with Vcc = 5.0V and SDA, SCL = 5.0V.
- Note 4: After this period, the first clock pulse is generated.
- Note 5: A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the V<sub>IH(MIN)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- **Note 6:** The maximum thd:dat only has to be met if the device does not stretch the LOW period (tLow) of the SCL signal.
- Note 7: CB—total capacitance of one bus line in pF.

## **PACKAGE INFORMATION**

## VS1307 64x8, Serial,I<sup>2</sup>C Real-Time Clock 8-PIN DIP MECHANICAL DIMENSIONS







| PKG   | 8-    | PIN   |
|-------|-------|-------|
| DIM   | MIN   | MAX   |
| A IN. | 0.360 | 0.400 |
| MM    | 9.14  | 10.16 |
| B IN. | 0.240 | 0.260 |
| MM    | 6.10  | 6.60  |
| C IN. | 0.120 | 0.140 |
| MM    | 3.05  | 3.56  |
| D IN. | 0.300 | 0.325 |
| MM    | 7.62  | 8.26  |
| E IN. | 0.015 | 0.040 |
| MM    | 0.38  | 1.02  |
| F IN. | 0.120 | 0.140 |
| MM    | 3.04  | 3.56  |
| G IN. | 0.090 | 0.110 |
| MM    | 2.29  | 2.79  |
| H IN. | 0.320 | 0.370 |
| MM    | 8.13  | 9.40  |
| J IN. | 0.008 | 0.012 |
| MM    | 0.20  | 0.30  |
| K IN. | 0.015 | 0.021 |
| MM    | 0.38  | 0.53  |

## **PACKAGE INFORMATION (continued)**

# VS1307 64x8, Serial,I<sup>2</sup>C Real-Time Clock 8-PIN SOIC (150-MIL) MECHANICAL DIMENSIONS



| PKG   | 8-PIN<br>(150 MIL) |       |
|-------|--------------------|-------|
| DIM   | MIN                | MAX   |
| A IN. | 0.188              | 0.196 |
| MM    | 4.78               | 4.98  |
| B IN. | 0.150              | 0.158 |
| MM    | 3.81               | 4.01  |
| C IN. | 0.048              | 0.062 |
| MM    | 1.22               | 1.57  |
| E IN. | 0.004              | 0.010 |
| MM    | 0.10               | 0.25  |
| F IN. | 0.053              | 0.069 |
| MM    | 1.35               | 1.75  |
| G IN. | 0.050 BSC          |       |
| MM    | 1.27 BSC           |       |
| H IN. | 0.230              | 0.244 |
| MM    | 5.84               | 6.20  |
| J IN. | 0.007              | 0.011 |
| MM    | 0.18               | 0.28  |
| K IN. | 0.012              | 0.020 |
| MM    | 0.30               | 0.51  |
| L IN. | 0.016              | 0.050 |
| MM    | 0.41               | 1.27  |
| phi   | 0°                 | 8°    |