

Datasheet

#### 16-Channel Constant Current LED Driver With 12-Bit PWM Control

#### Features

- Backward compatible with MBI5026 in package
- 16 constant-current output channels
- 12-bit color depth PWM control
- Scrambled-PWM technology to improve refresh rate
- Compulsory open circuit detection to detect individual LED errors Full panel, data independent Silent error detection with 0.1mA
- 8-bit programmable output current gain
- Over temperature warning/protection
- Constant output current range: 3~90mA
   8~90mA at 5.0V supply voltage
   3~70mA at 3.3V supply voltage
- Output current accuracy: between channels: <±1.5% (typ.), and between ICs: <±3% (typ.)</li>
- Staggered delay of output, preventing from current surge
- Maximum data clock frequency: 30MHz
- Schmitt trigger input
- 3.0V-5.5V supply voltage



## **Product Description**

MBI5031 is designed for LED video applications using internal Pulse Width Modulation (PWM) control with 12-bit color depth. MBI5031 features a 16-bit shift register which converts serial input data into each pixel 12bits gray scale of output port. At MBI5031 output port, sixteen regulated current ports are designed to provide uniform and constant current sinks for driving LEDs with a wide range of V<sub>F</sub> variations. The output current can be preset through an external resistor. Moreover, the preset current of MBI5031 can be further programmed to 256 gain steps for LED global brightness adjustment.

With Scrambled-PWM (S-PWM) technology, MBI5031 enhances Pulse Width Modulation by scrambling the "on" time into several "on" periods. The enhancement equivalently increases the visual refresh rate. When building a 12-bit color depth video, S-PWM reduces the flickers and improves the fidelity. MBI5031 offloads the signal timing generation of the host controller which just needs to feed data into drivers. MBI5031 drives the corresponding LEDs to the brightness specified by image data. With MBI5031, all output channels can be built with 12-bit color depth (4,096 gray scales). Each LED's brightness can be calibrated enough from minimum to maximum brightness with compensated gamma correction or LED deviation information inside the 12-bit image data.

#### **Block Diagram**



Figure 1



#### **Terminal Description**

| Pin Name   | Function                                                                                                                                     |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| GND        | Ground terminal for control logic and current sink                                                                                           |
| SDI        | Serial-data input to the shift register                                                                                                      |
| DCLK       | Clock input terminal used to shift data on rising edge and carries command information when LE is asserted.                                  |
| LE         | Data strobe terminal and controlling command with DCLK                                                                                       |
| OUT0~OUT15 | Constant current output terminals                                                                                                            |
| GCLK       | Gray scale clock terminal<br>Clock input for gray scale. The gray scale display is counted by gray scale<br>clock comparing with input data. |
| SDO        | Serial-data output to the receiver-end SDI of next driver IC                                                                                 |
| R-EXT      | Input terminal used to connect an external resistor for setting up output current for all output channels                                    |
| VDD        | 3.3V/5V supply voltage terminal                                                                                                              |

#### **Equivalent Circuits of Inputs and Outputs**





# SDO terminal

#### Maximum Rating

|                     | 0                                               |                                 | i                         | i    |
|---------------------|-------------------------------------------------|---------------------------------|---------------------------|------|
|                     | Characteristic                                  | Symbol                          | Rating                    | Unit |
| Supply Voltage      |                                                 | V <sub>DD</sub>                 | 7                         | V    |
| Input Pin Voltage ( | SDI)                                            | V <sub>IN</sub>                 | -0.4~V <sub>DD</sub> +0.4 | V    |
| Output Current      |                                                 | I <sub>OUT</sub>                | +100                      | mA   |
| Sustaining Voltage  | at OUT Port                                     | V <sub>DS</sub>                 | 17                        | V    |
| GND Terminal Cur    | rent                                            | I <sub>GND</sub>                | +1440                     | mA   |
|                     | GF Type                                         |                                 | 2.39                      |      |
| Power Dissipation   | GTS Type                                        | Pp                              | 3.87                      | W    |
| (On PCB, Ta=25°C    | C)* GEN Type                                    | • 0                             | 3 49                      |      |
|                     | GE Type                                         |                                 | 52 37                     |      |
| Thermal Resistance  | e GTS Type                                      | -<br>                           | 32.34                     | °C/W |
| (On PCB, Ta=25°C    | GFN Type                                        | • • (in(j-a)                    | 35.85                     |      |
| Junction Temperat   | ure                                             | T <sub>j</sub> , <sub>max</sub> | 150**                     | °C   |
| Operating Ambient   | Temperature                                     | T <sub>opr</sub>                | -40~+85                   | °C   |
| Storage Temperate   | ure                                             | T <sub>stg</sub>                | -55~+150                  | °C   |
|                     | Human Body Mode<br>(MIL-STD-883G Method 3015.7) | HBM                             | Class 3B<br>( 8000V)      | -    |
|                     | Machine Mode<br>(JEDEC EIA/JESD22-A115)         | MM                              | Class C<br>( 400V)        | -    |

\*The PCB size is 76.2mm\*114.3mm in simulation. Please refer to JEDEC JESD51.

Note: The performance of thermal dissipation is strongly related to the size of thermal pad, thickness and layer numbers of the PCB. The empirical thermal resistance may be different from simulative value. User should plan for expected thermal dissipation performance by selecting package and arranging layout of the PCB to maximize the capability.

\*\* Operation at the maximum rating for extended periods may reduce the device reliability; therefore, the suggested junction temperature of the device is under 125°C.

| Charact                          | eristics              | Symbol                  | Cond                                                                     | Min.                   | Тур.                            | Max. | Unit                            |       |
|----------------------------------|-----------------------|-------------------------|--------------------------------------------------------------------------|------------------------|---------------------------------|------|---------------------------------|-------|
| Supply Voltag                    | е                     | V <sub>DD</sub>         | -                                                                        |                        | 4.5                             | 5.0  | 5.5                             | V     |
| Sustaining Vo<br>Ports           | Itage at OUT          | $V_{\text{DS}}$         |                                                                          | 5                      | -                               | -    | 17.0                            | V     |
|                                  |                       | I <sub>OUT</sub>        | Refer to "Test C<br>Electrical Chara                                     | 8                      | -                               | 90   | mA                              |       |
| Output Current                   | t                     | I <sub>ОН</sub>         | SDO                                                                      | -                      | -                               | -1.0 | mA                              |       |
|                                  |                       | I <sub>OL</sub>         | SDO                                                                      |                        | -                               | -    | 1.0                             | mA    |
|                                  | "H" level             | V <sub>IH</sub>         | Ta=-40~85°C                                                              |                        | $0.7 \mathrm{xV}_{\mathrm{DD}}$ | -    | V <sub>DD</sub>                 | V     |
| input voitage                    | "L" level             | V <sub>IL</sub>         | Tae=-40~85°C                                                             |                        | GND                             | -    | $0.3 \mathrm{xV}_{\mathrm{DD}}$ | V     |
| Output Leakag                    | e Current             | I <sub>OH</sub>         | V <sub>DS</sub> =17.0V                                                   |                        | -                               | -    | 0.5                             | μA    |
|                                  | 800                   | V <sub>OL</sub>         | I <sub>OL</sub> =+1.0mA                                                  |                        | -                               | -    | 0.4                             | V     |
| Output Voltage SDO               |                       | V <sub>OH</sub>         | I <sub>OH</sub> =-1.0mA                                                  |                        | 4.6                             | -    | -                               | V     |
| Current Skew (Channel)           |                       | dl <sub>out</sub>       | I <sub>OUT</sub> =25.7mA<br>V <sub>DS</sub> =1.0V R <sub>ext</sub> =560Ω |                        | -                               | ±1.5 | ±3.0                            | %     |
|                                  |                       | dl <sub>out</sub>       | I <sub>OUT</sub> =64.5mA<br>V <sub>DS</sub> =1.0V R <sub>ext</sub> =220Ω |                        | -                               | ±1.5 | ±3.0                            | %     |
| Oversent Olympic                 | (10)                  | dl <sub>OUT2</sub>      | I <sub>OUT</sub> =25.7mA<br>V <sub>DS</sub> =1.0V R <sub>ext</sub> =560Ω |                        | -                               | ±3.0 | ±6.0                            | %     |
| Current Skew                     | (IC)                  | dl <sub>OUT2</sub>      | I <sub>OUT</sub> =64.5mA<br>V <sub>DS</sub> =1.0V                        | R <sub>ext</sub> =220Ω | -                               | ±3.0 | ±6.0                            | %     |
| Output Current<br>Output Voltage | t vs.<br>e Regulation | %/dV <sub>DS</sub>      | V <sub>DS</sub> within 1.0V<br>R <sub>ext</sub> =700Ω@21ι                | -                      | ±0.1                            | ±0.3 | % / V                           |       |
| Output Current<br>Supply Voltage | t vs.<br>e Regulation | %/dV <sub>DD</sub>      | $V_{DD}$ within 4.5V                                                     | and 5.5V               | -                               | ±1.0 | ±2.0                            | % / V |
| LED Error Dete<br>Threshold      | ection                | V <sub>DS,TH</sub>      | -                                                                        |                        | -                               | 0.30 | 0.35                            | V     |
| Pull-down Res                    | istor                 | R <sub>IN</sub> (down)  | LE                                                                       |                        | 250                             | 450  | 800                             | KΩ    |
|                                  |                       | I <sub>DD</sub> (off) 1 | $R_{ext}$ =Open, $\overline{OU^{-}}$                                     | T0~OUT15=Off           | -                               | 3.0  | 6.0                             |       |
|                                  | "Off"                 | I <sub>DD</sub> (off) 2 | $R_{ext}=700\Omega, \overline{OU^{-1}}$                                  | T0~OUT15=Off           | -                               | 7.0  | 10.0                            |       |
| Supply<br>Current                |                       | I <sub>DD</sub> (off) 3 | $R_{ext}=230\Omega, \overline{OUT}$                                      | TO~OUT15=Off           | -                               | 9.0  | 12.0                            | mA    |
|                                  | "On"                  | I <sub>DD</sub> (on) 1  | $R_{ext}=700\Omega, \overline{OUT}$                                      | T0~0UT15 =On           | -                               | 8.0  | 11.0                            |       |
|                                  |                       | I <sub>DD</sub> (on) 2  | $R_{ext}=230\Omega, \overline{OUT}$                                      | T0~OUT15 =On           | -                               | 10.0 | 13.0                            |       |
| Thermal Flag                     | Temperature           | T <sub>TF</sub>         | Junction Temper                                                          | ature                  | 135                             | 150  | 165                             | °C    |

## **Electrical Characteristics (V<sub>DD</sub>=5.0V)**

|                                  |                   |                         |                                                                          | -                                                |                                 |      |                                 |       |  |
|----------------------------------|-------------------|-------------------------|--------------------------------------------------------------------------|--------------------------------------------------|---------------------------------|------|---------------------------------|-------|--|
| Characte                         | eristics          | Symbol                  | Cond                                                                     | Min.                                             | Тур.                            | Max. | Unit                            |       |  |
| Supply Voltage                   | e                 | V <sub>DD</sub>         |                                                                          |                                                  | 3.0                             | 3.3  | 3.6                             | V     |  |
| Sustaining Vol<br>Ports          | tage at OUT       | V <sub>DS</sub>         |                                                                          | 5                                                | -                               | -    | 17.0                            | V     |  |
|                                  |                   | I <sub>OUT</sub>        | Refer to "Test C<br>Electrical Chara                                     | 3                                                | _                               | 70   | mA                              |       |  |
| Output Current                   |                   | I <sub>OH</sub>         | SDO                                                                      |                                                  | -                               | -    | -1.0                            | mA    |  |
|                                  | ľ                 | I <sub>OL</sub>         | SDO                                                                      |                                                  | -                               | -    | 1.0                             | mA    |  |
|                                  | "H" level         | V <sub>IH</sub>         | Ta=-40~85°C                                                              |                                                  | $0.7 \mathrm{xV}_{\mathrm{DD}}$ | -    | V <sub>DD</sub>                 | V     |  |
| Input voltage                    | "L" level         | V <sub>IL</sub>         | Ta=-40~85°C                                                              |                                                  | GND                             | -    | $0.3 \mathrm{xV}_{\mathrm{DD}}$ | V     |  |
| Output Leakag                    | e Current         | I <sub>он</sub>         | V <sub>DS</sub> =17.0V                                                   |                                                  | -                               |      | 0.5                             | μA    |  |
| Output Voltage SDO               |                   | V <sub>OL</sub>         | I <sub>OL</sub> =+1.0mA                                                  |                                                  | -                               |      | 0.4                             | V     |  |
|                                  |                   | V <sub>OH</sub>         | I <sub>OH</sub> =-1.0mA                                                  |                                                  | 2.9                             | -    | -                               | V     |  |
| Current Skew                     |                   | dl <sub>out</sub>       | I <sub>OUT</sub> =25.7mA<br>V <sub>DS</sub> =1.0V R <sub>ext</sub> =560Ω |                                                  | -                               | ±1.5 | ±3.0                            | %     |  |
|                                  |                   | dl <sub>out</sub>       | I <sub>OUT</sub> =64.5mA<br>V <sub>DS</sub> =1.0V                        | R <sub>ext</sub> =220Ω                           | -                               | ±1.5 | ±3.0                            | %     |  |
| Current Skow (                   |                   | dl <sub>OUT2</sub>      | I <sub>OUT</sub> =25.7mA<br>V <sub>DS</sub> =1.0V                        | R <sub>ext</sub> =560Ω                           | -                               | ±3.0 | ±6.0                            | %     |  |
| Current Skew (                   |                   | dl <sub>OUT2</sub>      | I <sub>OUT</sub> =64.5mA<br>V <sub>DS</sub> =1.0V R <sub>ext</sub> =220Ω |                                                  | -                               | ±3.0 | ±6.0                            | %     |  |
| Output Current<br>Output Voltage | vs.<br>Regulation | %/dV <sub>DS</sub>      | V <sub>DS</sub> within 1.0V<br>R <sub>ext</sub> =700Ω@20r                | -                                                | ±0.1                            | ±0.3 | % / V                           |       |  |
| Output Current<br>Supply Voltage | vs.<br>Regulation | %/dV <sub>DD</sub>      | V <sub>DD</sub> within 3.0V                                              | and 3.6V                                         | -                               | ±1.0 | ±2.0                            | % / V |  |
| LED Error Dete<br>Threshold      | ction             | V <sub>DS,TH</sub>      | -                                                                        |                                                  |                                 | 0.3  | 0.35                            | V     |  |
| Pull-down Resi                   | stor              | R <sub>IN</sub> (down)  | LE                                                                       |                                                  | 250                             | 450  | 800                             | KΩ    |  |
|                                  |                   | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> =Open, OUT                                              | $\overline{10} \sim \overline{OUT15} = Off$      |                                 | 2.5  | 4.5                             |       |  |
|                                  | "Off"             | I <sub>DD</sub> (off) 2 | R <sub>ext</sub> =700Ω, <u>OUT</u>                                       | $\overline{\Gamma0} \sim \overline{OUT15} = Off$ | -                               | 6.5  | 9.5                             | 1     |  |
| Supply<br>Current                |                   | I <sub>DD</sub> (off) 3 | R <sub>ext</sub> =230Ω, <u>OU</u>                                        | $\overline{\Gamma0} \sim \overline{OUT15} = Off$ | <u> </u>                        | 8.5  | 11.5                            | mA    |  |
|                                  | "On"              | I <sub>DD</sub> (on) 1  | R <sub>ext</sub> =700Ω, 007                                              | $\overline{\Gamma0} \sim \overline{OUT15} = On$  | -                               | 8.0  | 11.0                            | I     |  |
|                                  | On                | I <sub>DD</sub> (on) 2  | $R_{ext}=230\Omega, \overline{OUT}$                                      | Γ0~ OUT15 = On                                   | -                               | 10.0 | 13.0                            |       |  |
| Thermal Flag                     | Temperature       | T <sub>TF</sub>         | Junction Temper                                                          | ature                                            | 135                             | 150  | 165                             | °C    |  |

#### Electrical Characteristics (V<sub>DD</sub>=3.3V)

Test Circuit for Electrical Characteristics



## Switching Characteristics ( $V_{DD}$ =5.0V)

(Test condition: Ta=25°C)

| Characteristics                  | Symbol                 | Condition            | Min.                                                                        | Тур. | Max. | Unit |     |
|----------------------------------|------------------------|----------------------|-----------------------------------------------------------------------------|------|------|------|-----|
|                                  | SDI - DCLK             | t <sub>suo</sub>     |                                                                             | 1    | -    | -    | ns  |
| Setup Time                       | LE – DCLK              | t <sub>SU1</sub>     |                                                                             | 1    | -    | -    | ns  |
|                                  | LE – DCLK              | t <sub>SU2</sub>     |                                                                             | 5    | -    | -    | ns  |
|                                  | DCLK - SDI             | t <sub>H0</sub>      |                                                                             | 3    | -    | -    | ns  |
| Hold Time                        | DCLK - LE              | t <sub>H1</sub>      |                                                                             | 7    | -    | -    | ns  |
| Propagation Delay Time           | DCLK - SDO             | t <sub>PD0</sub>     |                                                                             | -    | 25   | 33   | ns  |
|                                  | GCLK – OUT4n *         | t <sub>PD1</sub>     | V <sub>DD</sub> =5.0V<br>V <sub>IH</sub> =V <sub>DD</sub>                   | -    | 50   | -    | ns  |
|                                  | LE – SDO**             | t <sub>PD2</sub> **  | $V_{IL}=GND$ $R_{ext}=700\Omega$ $V_{DS}=1V$ $R_{L}=200\Omega$ $C_{L}=10pF$ | -    | 30   | 40   | ns  |
|                                  | $\overline{OUT4n+1}$ * | t <sub>DL1</sub>     |                                                                             | -    | 2    | -    | ns  |
| Staggered Delay of<br>Output     | $\overline{OUT4n+2}$ * | t <sub>DL2</sub>     |                                                                             | -    | 4    | -    | ns  |
|                                  | $\overline{OUT4n+3}$ * | t <sub>DL3</sub>     | C <sub>1</sub> =100nF                                                       | -    | 6    | -    | ns  |
|                                  | LE                     | t <sub>w(L)</sub>    | $\begin{array}{ c c c c c c c c } & 1 & - & - & - & & & & & & & & & & & &$  | ns   |      |      |     |
| Pulse Width                      | DCLK                   | t <sub>w(DCLK)</sub> |                                                                             | 15   | -    | -    | ns  |
|                                  | GCLK                   | t <sub>w(GCLK)</sub> |                                                                             | 15   | -    | -    | ns  |
| Output Rise Time of Outp         | ut Ports               | t <sub>OR</sub>      |                                                                             | 15   | 25   | -    | ns  |
| Output Fall Time of Output Ports |                        | t <sub>OF</sub>      |                                                                             | 10   | 15   | -    | ns  |
| Error Detection Duration         |                        | t <sub>EDD</sub> *** |                                                                             | 425  | 500  | 575  | ns  |
| Data Clock Frequency             |                        | F <sub>DCLK</sub>    |                                                                             | -    | -    | 30   | MHz |
| Gray Scale Clock Freque          | ncy****                | F <sub>GCLK</sub>    |                                                                             | -    | -    | 33   | MHz |

\* Refer to the Timing Waveform, where n=0, 1, 2, 3.

\*\*In timing of "Read Configuration" and "Read Error Status Code", the next DCLK rising edge should be t<sub>PD2</sub> after the falling edge of LE.

\*\*\*Refer to Figure 5.

\*\*\*\*With uniform output current.

#### Switching Characteristics (V<sub>DD</sub>=3.3V)

(Test condition: Ta=25°C)

| Characteristics                  | Symbol                 | Condition                                              | Min.                                                                        | Тур.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Max. | Unit |     |
|----------------------------------|------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|
|                                  | SDI - DCLK             | t <sub>suo</sub>                                       |                                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -    | -    | ns  |
| Setup Time                       | LE – DCLK              | t <sub>su1</sub>                                       |                                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -    | -    | ns  |
|                                  | LE – DCLK              | t <sub>su2</sub>                                       |                                                                             | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -    | -    | ns  |
|                                  | DCLK - SDI             | t <sub>HO</sub>                                        |                                                                             | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -    | -    | ns  |
| Hold Time                        | DCLK - LE              | t <sub>H1</sub>                                        |                                                                             | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -    | -    | ns  |
| Pronogation Doloy Time           | DCLK – SDO             | t <sub>PD0</sub>                                       |                                                                             | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 30   | 40   | ns  |
| Propagation Delay Time           | GCLK – OUT4n *         | t <sub>PD1</sub>                                       | V <sub>DD</sub> =5.0V<br>V <sub>IH</sub> =V <sub>DD</sub>                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 60   | -    | ns  |
|                                  | LE – SDO               | t <sub>PD2</sub> **                                    | $V_{IL}=GND$ $R_{ext}=700\Omega$ $V_{DS}=1V$ $R_{L}=200\Omega$ $C_{L}=10pF$ | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 40   | 50   | ns  |
|                                  | $\overline{OUT4n+1}$ * | t <sub>DL1</sub>                                       |                                                                             | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2    | -    | ns  |
| Staggered Delay of<br>Output     | $\overline{OUT4n+2}$ * | t <sub>DL2</sub>                                       |                                                                             | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4    | -    | ns  |
|                                  | $\overline{OUT4n+3}$ * | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | ns                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |      |     |
|                                  | LE                     | t <sub>w(L)</sub>                                      | $C_2=10\mu$ F<br>$C_{SDO}=10p$ F                                            | 1         -         -         ns           1         -         -         ns           5         -         -         ns           3         -         -         ns           7         -         -         ns           7         -         -         ns           7         -         -         ns           -         30         40         ns           -         60         -         ns           -         40         50         ns           -         4         -         ns           -         6         -         ns           -         6         -         ns           20         -         -         ns           20         -         -         ns           30         40         -         ns           30         40         -         ns           30         40         -         ns           -         -         25         MH           -         -         20         MH | ns   |      |     |
| Pulse Width                      | DCLK                   | t <sub>w(DCLK)</sub>                                   |                                                                             | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -    | -    | ns  |
|                                  | GCLK                   | t <sub>w(GCLK)</sub>                                   |                                                                             | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -    | -    | ns  |
| Output Rise Time of Outp         | out Ports              | t <sub>OR</sub>                                        |                                                                             | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 30   | -    | ns  |
| Output Fall Time of Output Ports |                        | t <sub>OF</sub>                                        |                                                                             | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 40   | -    | ns  |
| Error Detection Duration         |                        | t <sub>EDD</sub> ***                                   |                                                                             | 425                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 500  | 575  | ns  |
| Data Clock Frequency             |                        | F <sub>DCLK</sub>                                      | ]                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -    | 25   | MHz |
| Gray Scale Clock Freque          | ncy****                | F <sub>GCLK</sub>                                      |                                                                             | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -    | 20   | MHz |

\* Refer to the Timing Waveform, where n=0, 1, 2, 3.

\*\*In timing of "Read Configuration" and "Read Error Status Code", the next DCLK rising edge should be t<sub>PD2</sub> after the falling edge of LE.

\*\*\*Refer to Figure 5.

\*\*\*\*With uniform output current.

#### **Test Circuit for Switching Characteristics**





#### **Principle of Operation**

#### Control Command

|                          | Signals | Combination                                          | Description                                                                                        |
|--------------------------|---------|------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Command Name             | LE      | Number of DCLK<br>Rising Edge when<br>LE is asserted | The Action after a Falling Edge of LE                                                              |
| Data Latch               | High    | 0 or 1                                               | Serial data are transferred to the buffers                                                         |
| Global Latch             | High    | 2 or 3                                               | Buffer data are transferred to the<br>comparators                                                  |
| Read Configuration       | High    | 4 or 5                                               | Move out "configuration register" to the<br>shift registers                                        |
| Enable "Error Detection" | High    | 6 or 7                                               | Detect the status of each output's LED                                                             |
| Read "Error Status Code" | High    | 8 or 9                                               | Move out "error status code" of 16<br>outputs to the shift registers                               |
| Write Configuration      | High    | 10 or 11                                             | Serial data are transferred to the<br>"configuration register"                                     |
| Reset PWM Counter        | High    | 12 or 13                                             | If bit "B" of the configuration register is set<br>to "1", this command will reset PWM<br>counter. |

#### Data Latch



#### **Global Latch**



#### **Read Configuration**



#### Write Configuration



#### **Read Error Status**

| DCLK |               | 6 /NA/N3/N4\/N5\/NA/NA |
|------|---------------|------------------------|
| LE   | /             | ∼                      |
| SDO  | Previous Data | XFXEXDXCXBXAX9         |

#### **Setting Gray Scales of Pixels**

MBI5031 implements the gray level of each output port using the S-PWM control algorithm. With the 12-bit data, all output channels can be built with 4,096 gray scales.

There are two methods to issue the "global latch" command.

When configuration bit "F" is set to "0" (Default), the 16-bit input shift register latches 15 times of the gray scale data into each data buffer with a "data latch" command sequentially. With a "global latch" command for the 16<sup>th</sup> gray scale data, the 256-bit data buffers will be clocked in with the MSB first, loading the data from port 15 to port 0.
 When configuration bit "F" is set to "1", the 16-bit input shift register latches 16 times of the gray scale data into each data buffer with a "data latch" command sequentially. With a "global latch" command for additional latch, the 256-bit data buffers will be clocked in with the MSB first, loading the data from port 15 to port 0.

#### Full Timing for Data Loading



#### **Error Detection Principle**

The principle of MBI5031 LED Open-Circuit Detection is based on the fact that the LED loading status is judged by comparing the effective voltage value ( $V_{DS}$ ) of each output port with the target voltage ( $V_{DS,TH}$ ) = 0.3V. Thus, after the command of "error detection", the output ports of MBI5031 will be turned on with current 0.1mA for open-circuit detection. While receive the "read error status code" command, the LED driver will put the error status into the shift register and could be read out through the SDO pin bit by bit. Then, the error status of open-circuit saved in the built-in register would be shifted out through SDO pin bit by bit after coming new data.

The error detection time ( $t_{EDD}$ ) is from the LE falling edge of "enable error detection" command to the LE falling edge of "read error status code" command. The detection time shall be controlled within a suitable length. If the error detection time is too long, flickers may occur. If the error detection time is too short, the detection result may not be stable. In general case, to get the correct error report without flickers, it is recommended to issue the "read error status code" command right after the "enable error detection" command under the normal speed of DCLK.



Figure 5

The relationship between the error status code and the effective output point is shown below:

| State of Output<br>Port | Condition of Effe       | ective Output Point                   | Detected Error<br>Status Code | Meaning |  |
|-------------------------|-------------------------|---------------------------------------|-------------------------------|---------|--|
| On/Off                  | I −0.1mA                | V <sub>DS</sub> <v<sub>DS, TH</v<sub> | "0"                           | Error   |  |
|                         | I <sub>OUT</sub> =0.1mA | V <sub>DS</sub> V <sub>DS, TH</sub>   | "1"                           | Normal  |  |

#### **Definition of Configuration Register**

| MSB   |         |       |   |   |   |   |   |   |        |       |   |   |   |   | LSB |
|-------|---------|-------|---|---|---|---|---|---|--------|-------|---|---|---|---|-----|
| F     | E       | D     | С | В | Α | 9 | 8 | 7 | 6      | 5     | 4 | 3 | 2 | 1 | 0   |
| e.g l | Default | Value |   |   |   |   |   |   |        |       |   |   |   |   |     |
| F     | E       | D     | С | В | Α | 9 | 8 | 7 | 6      | 5     | 4 | 3 | 2 | 1 | 0   |
| 0     | 0       | 1     | 1 | 0 | 1 |   |   |   | 8'b101 | 01011 |   |   |   | 0 | 0   |

| Bit | Attribute     | Definition                     | Value       | Function                                                            |
|-----|---------------|--------------------------------|-------------|---------------------------------------------------------------------|
| _   | -             |                                | 0 (Default) | 15 times of "data latch" + 1 "global latch"                         |
| F   | Read/Write    | Data loading                   | 1           | 16 times of "data latch" + 1 "global latch"                         |
| -   | Deed          | The survey of a survey file of | 0 (Default) | Safe (OK)                                                           |
| E   | Read          | Thermal error flag             | 1           | Over temperature (>150°C typ.)                                      |
| D   | Read          | Х                              | 1           | Reserved bit                                                        |
|     |               |                                | 0           | 64 times of MSB 6-bit PWM counting and once of LSB                  |
| С   | Read/Write    | PWM counting                   |             | 6-bit PWM counting                                                  |
| 0   |               | mode selection                 | 1(Default)  | 12-bit PWM direct counting                                          |
|     |               |                                | 0(Default)  | Disable                                                             |
| В   | Read/Write    | PWM counter reset              | 1           | Enable with 12 or 13 DCLKs (rising edge) when LE is                 |
|     |               |                                |             | asserted                                                            |
|     |               | PWM data                       | 0           | Auto-synchronization                                                |
| А   | Read/Write    | synchronization                | 1(Default)  | Manual synchronization                                              |
|     |               | mode                           |             |                                                                     |
|     |               | Current gain                   | 00000000    | 8'b10101011 (Default)                                               |
| 9~2 | Read/Write    | adjustment                     | ~           |                                                                     |
|     |               |                                | 11111111    |                                                                     |
| 1   | Read/Write    | Thermal protection             | 0 (Default) | Disable                                                             |
| -   |               |                                | 1           | Enable** , 25% of setting output current if T <sub>TF</sub> > 150°C |
| 0   | Read/Write    | Time-out alert of              | 0 (Default) | Enable***                                                           |
| 5   | i teau/ wille | GCLK disconnection             | 1           | Disable                                                             |

\*Please refer to "Setting the PWM Counting Mode" section.

\*\*Please refer to "TP Function (Thermal Protection)" section.

\*\*\*Please refer to "Time-Out Shutdown of GCLK Disconnection" section.

#### **Thermal Error Flag**

The thermal error flag indicates an overheating condition. When IC's junction temperature is over 150°C (typ.), the bit "E" is set to "1". The bit "E" can be read out through "read configuration" command.

#### Setting the PWM Gray Scale Counter

MBI5031 provides a 12-bit color depth. The value of each 16-bit serial data input will be valid only for 12 bits and implemented according 12-bit PWM counter.

#### Setting the PWM Counting Mode

MBI5031 defines the different counting algorithms that support S-PWM, scrambled PWM, technology. With S-PWM, the total PWM cycles can be broken down into MSB (Most Significant Bits) and LSB (Least Significant Bits) of gray scale cycles, and the MSB information can be dithered across many refresh cycles to achieve overall same high bit resolution. MBI5031 also allows changing different counting algorithms and provides the better output linearity when there are fewer transitions of output.

| Mode 0                                                                  | Bit D="1": MSB 6-bit PWM Counting, 63 GCLKs   | LSB 6-bit PWI | VI counting      |
|-------------------------------------------------------------------------|-----------------------------------------------|---------------|------------------|
| 6-bit x $2^{6}$ + 6-bit counting<br># of GCLKs= $(2^{6}-1)x2^{6}+2^{6}$ |                                               |               | <b>← →</b>  <br> |
|                                                                         | 64 times of MSB 6-bit PWM Counting            |               |                  |
| Mode 1<br>12 direct counting<br># of GCLKs=2 <sup>12</sup>              | Bit D= "1": 12-bit PWM Counting, 4096 GCLKs   |               |                  |
|                                                                         |                                               |               | <b>→</b>         |
| : Output ports are                                                      | Once of 12-bit PWM Counting<br>e turned "on". |               |                  |

#### Synchronization for PWM Counting

Between the data frame and the video frame, when the bit "A" is set to "0" (Default), MBI5031 will automatically handle the synchronization of previous data and next data for PWM counting. The next image data will be updated to output buffers and start PWM counting when the previous data has finished one internal PWM cycle. It will prevent the lost count of image data resolution and guarantee the data accuracy. In this mode, system controller only needs to provide a continuous running GCLK for PWM counter. The output will be renewed after finishing one of MSB PWM cycles.



When the bit "A" is set to "1", MBI5031 will update the next image data into output buffer immediately, no matter the counting status of previous image data is. In this mode, system controller will synchronize the GCLK according image data outside MBI5031 by itself. Otherwise, the conflict of previous image data and next image data will cause the data lost.



#### **Time-Out Shutdown of GCLK Disconnection**

When the signal of GCLK is disconnected for around 1 second period, all output ports will be turned off automatically. This function will protect the LED display system from staying on always and prevent the large current from damaging the power system. The default is set to 'enable" when bit "0" is 0. When the GCLK is active again and new serial data are moved in, the driver resumes to work after resetting the internal counters and comparators.

#### **Constant Current**

In LED display application, MBI5031 provides nearly no variation in current from channel to channel and from IC to IC. This can be achieved by:

1) The typical current variation between channels is less than 1.5%, and that between ICs is less than  $\pm$ 3%.

2) In addition, the current characteristic of output stage is flat and users can refer to the figure as shown below. The output current can be kept constant regardless of the variations of LED forward voltages ( $V_F$ ). This guarantees LED to be performed on the same brightness as user's specification.







#### **Setting Output Current**

The output current ( $I_{OUT}$ ) is set by an external resistor,  $R_{ext}$ . The default relationship between  $I_{OUT}$  and  $R_{ext}$  is shown in the following figure.





Also, the output current can be calculated from the equation:

V<sub>R-EXT</sub>=0.61Volt x G; I<sub>OUT</sub>=(V<sub>R-EXT</sub>/R<sub>ext</sub>)x23.3

Whereas  $R_{ext}$  is the resistance of the external resistor connected to R-EXT terminal and  $V_{R-EXT}$  is its voltage. G is the digital current gain, which is set by the bit9 – bit2 of the configuration register. The default value of G is 1. For your information, the output current is about 20mA when  $R_{ext}$ =700 $\Omega$  and 60mA when  $R_{ext}$ =230 $\Omega$  if G is set to default value 1. The formula and setting for G are described in next section.

# 16-Channel Constant Current LED Driver

## With 12-Bit PWM Control



Current Gain Adjustment

The bit 9 to bit 2 of the configuration register set the gain of output current, i.e., G. As totally 8-bit in number, i.e., ranged from 8'b00000000 to 8'b1111111, these bits allow the user to set the output current gain up to 256 levels. These bits can be further defined inside Configuration Register as follows:

| F | E | D | С | В | А | 9  | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1 | 0 |
|---|---|---|---|---|---|----|-----|-----|-----|-----|-----|-----|-----|---|---|
| - | - | - | - | - | - | HC | DA6 | DA5 | DA4 | DA3 | DA2 | DA1 | DA0 | - | - |

1. Bit 9 is HC bit. The setting is in low current band when HC=0, and in high current band when HC=1.

2. Bit 8 to bit 2 are DA6 ~ DA0.

The relationship between these bits and current gain G is:

HC=1, D=(256G-128)/3

HC=0, D=(1024G-128)/3

and D in the above decimal numeration can be converted to its equivalent in binary form by the following equation: D=DA6 $x2^6$ +DA5 $x2^5$ +DA4 $x2^4$ +DA3 $x2^3$ +DA2 $x2^2$ +DA1 $x2^1$ +DA0 $x2^0$ 

In other words, these bits can be looked as a floating number with 1-bit exponent HC and 7-bit mantissa DA6~DA0. For example,

HC=1, G=1.25, D=(256x1.25-128)/3=64

the D in binary form would be:

 $D=64=1x2^{6}+0x2^{5}+0x2^{4}+0x2^{3}+0x2^{2}+0x2^{1}+0x2^{0}$ 

The bit 9 to bit 2 of the configuration register are set to 8'b1100,0000.

#### **Staggered Delay of Output**

MBI5031 has a built-in staggered circuit to perform delay mechanism. Among output ports exist a graduated 2ns delay time among  $\overline{OUT4n}$ ,  $\overline{OUT4n+1}$ ,  $\overline{OUT4n+2}$ , and  $\overline{OUT4n+3}$ , by which the output ports will be divided to four groups at a different time so that the instant current from the power line will be lowered.

#### Soldering Process of "Pb-free& Green" Package Plating\*

Macroblock has defined "Pb-Free& Green" to mean semiconductor products that are compatible with the current RoHS requirements and selected 100% pure tin (Sn) to provide forward and backward compatibility with the higher-temperature Pb-free processes. Pure tin is widely accepted by customers and suppliers of electronic devices in Europe, Asia and the US as the lead-free surface finish of choice to replace tin-lead. Also, it adopts tin/lead (SnPb) solder paste, and please refer to the JEDEC J-STD-020C for the temperature of solder bath. However, in the whole Pb-free soldering processes and materials, 100% pure tin (Sn) will all require from 245 °C to 260°C for proper soldering on boards, referring to JEDEC J-STD-020C as shown below.



| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>2000 |  |  |
|-------------------|--------------------------------|------------------------------------|--------------------------------|--|--|
| <1.6mm            | 260 +0 °C                      | 260 +0 °C                          | 260 +0 °C                      |  |  |
| 1.6mm – 2.5mm     | 260 +0 °C                      | 250 +0 °C                          | 245 +0 °C                      |  |  |
| 2.5mm             | 250 +0 °C                      | 245 +0 °C                          | 245 +0 °C                      |  |  |

\*Note: For details, please refer to Macroblock's "Policy on Pb-free & Green Package".

#### Package Power Dissipation (PD)

The maximum allowable package power dissipation is determined as  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ . When 16 output channels are turned on simultaneously, the actual package power dissipation is

 $P_D(act)=(I_{DD}xV_{DD})+(I_{OUT}xDutyxV_{DS}x16)$ . Therefore, to keep  $P_D(act) \le P_D(max)$ , the allowable maximum output current as a function of duty cycle is:

 $I_{\text{OUT}}=\{[(Tj-Ta)/R_{th(j-a)}]-(I_{\text{DD}}xV_{\text{DD}})\}/V_{\text{DS}}/Duty/16, \text{ where } Tj=150^{\circ}\text{C}.$ 





MBI5031GFN



MBI5031GTS

| Device Type | R <sub>th(j-a)</sub> (°C/W) |
|-------------|-----------------------------|
| GF          | 52.37                       |
| GTS         | 32.34                       |
| GFN         | 35.85                       |

Figure 10

The maximum power dissipation,  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ , decreases as the ambient temperature increases.



Figure 11

#### **Usage of Thermal Pad**

The PCB area L2xW2 is 4 times of the IC's area L1xW1. The thickness of the PCB is 1.6mm, copper foil 1 Oz. The thermal pad on the IC's bottom has to be mounted on the copper foil.





#### **TP Function (Thermal Protection)**

The TP function is disable by default when bit "1" is set to "0". If this bit is set to "1" and the junction temperature exceeds the threshold,  $T_x$  (150°C typ.), the thermal error flag will be turned on and the TP function will be simultaneously enabled. When the TP function is enabled, the output current will decrease to 25%. As soon as the temperature is below (125°C typ.), the thermal error flag will return to the default value "0" and the output current will recover from the 25% current. The average output current is limited, and therefore, the driver is protected from being overheated, however, it will degrade the gray scale.

## LED Supply Voltage (V<sub>LED</sub>)

MBI5031 are designed to operate with V<sub>DS</sub> ranging from 0.4V to 1.0V (depending on I<sub>OUT</sub>=5~90mA) considering the package power dissipating limits. V<sub>DS</sub> may be higher enough to make  $P_{D (act)} > P_{D (max)}$  when V<sub>LED</sub>=5V and V<sub>DS</sub>=V<sub>LED</sub>-V<sub>F</sub>, in which V<sub>LED</sub> is the load supply voltage. In this case, it is recommended to use the lowest possible supply voltage or to set an external voltage reducer, V<sub>DROP</sub>.

A voltage reducer lets  $V_{DS}=(V_{LED}-V_F)-V_{DROP}$ .

Resistors or Zener diode can be used in the applications as shown in the following figures.

![](_page_20_Figure_13.jpeg)

#### **Switching Noise Reduction**

LED drivers are frequently used in switch-mode applications which always behave with switching noise due to the parasitic inductance on PCB. To eliminate switching noise, refer to "Application Note for 8-bit and 16-bit LED Drivers- Overshoot".

## <u>MBI5031</u>

# 16-Channel Constant Current LED Driver

With 12-Bit PWM Control

#### Package Outline

![](_page_21_Figure_4.jpeg)

MBI5031 GF Outline Drawing

### <u>MBI5031</u>

## 16-Channel Constant Current LED Driver

With 12-Bit PWM Control

![](_page_22_Figure_3.jpeg)

#### MBI5031 GFN Outline Drawing

Remark: The thermal pad size may exist a tolerance due to the manufacturing process, please use the maximum dimensions-D2(max. 2.50mm) x E2(max. 2.50mm) for the thermal pad layout. In addition, to avoid the short circuit risk, the vias or circuit traces shall not pass through the maximum area of thermal pad. Note: The unit of the outline drawing is millimeter (mm).

## <u>MBI5031</u>

## 16-Channel Constant Current LED Driver

With 12-Bit PWM Control

![](_page_23_Figure_3.jpeg)

MBI5031 GTS Outline Drawing

Note: The unit for the outline drawing is mm.

#### **Product Top Mark Information**

![](_page_24_Figure_4.jpeg)

#### **Product Revision History**

| Datasheet version | Device Version Code |
|-------------------|---------------------|
| VA.00             | С                   |
| VA.01             | С                   |

#### **Product Ordering Information**

| Part Number | "Pb-free & Green"<br>Package Type | Weight (g) |
|-------------|-----------------------------------|------------|
| MBI5031GF   | SOP24L-300-1.00                   | 0.30       |
| MBI5031GTS  | TSSOP24L-173 -0.65                | 0.0967     |
| MBI5031GFN  | QFN24L-4*4- 0.5                   | 0.0379     |

#### Disclaimer

Macroblock reserves the right to make changes, corrections, modifications, and improvements to their products and documents or discontinue any product or service without notice. Customers are advised to consult their sales representative for the latest product information before ordering. All products are sold subject to the terms and conditions supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

Macroblock's products are not designed to be used as components in device intended to support or sustain life or in military applications. Use of Macroblock's products in components intended for surgical implant into the body, or other applications in which failure of Macroblock's products could create a situation where personal death or injury may occur, is not authorized without the express written approval of the Managing Director of Macroblock. Macroblock will not be held liable for any damages or claims resulting from the use of its products in medical and military applications.

Related technologies applied to the product are protected by patents. All text, images, logos and information contained on this document is the intellectual property of Macroblock. Unauthorized reproduction, duplication, extraction, use or disclosure of the above mentioned intellectual property will be deemed as infringement.