## **Contents** | Features | 1 | |-------------------------------------|------| | Pin <b>A</b> ssignment | 1 | | Block Diagram | 2 | | Absolute Maximum Ratings | 2 | | Recommended Operating Conditions | 2 | | Pin capacitance | 2 | | DC Electrical Characteristics | 3 | | Data Hold Characteristics | 3 | | AC Electrical Characteristics | 4 | | Instruction Set | 5 | | Operation | 6 | | Interface with CPU with Serial Port | 9 | | Dimensions | 11 | | Ordering Information | 11 | | Characteristics | . 12 | The S-24 Series is a non-volatile CMOS RAM, composed of a CMOS static RAM and a non-volatile electrically erasable and programmable memory (E<sup>2</sup>PROM) to backup the SRAM. The organization is 16-word×16-bit (total 256 bits) for the S-24H45 and the S-24S45, and 8-word×8-bit (total 64 bits) for the S-24H30 and the S-24S30. #### ■ Features • 256 bits S-24H45 : TTL input, compatible with the X2444 of Xicor S-24S45 : Schmitt input for STORE and RECALL pins 64 bits S-24H30 : TTL input S-24S30 : Schmitt input for STORE and RECALL pins • Non-volatile functions can be controlled by software and hardware • Erroneous store protection ≅3.5 V • All inputs and outputs are compatible with TTL \* Except STORE and RECALL pins for the S-24S Series • +5-V single power supply (+5 V±10%) Low current consumption Operating: 5 mA typ. Standby: 1 μA max. E²PROM store cycles: 10<sup>5</sup> times • E<sup>2</sup>PROM data retention: 10 years • 8-pin DIP/SOP package #### ■ Pin Assignment | CE | Chip enable | | | | |-----------------|--------------------|--|--|--| | SK | Serial clock | | | | | DI | Serial data input | | | | | DO | Serial data output | | | | | | | | | | | RECALL | Recall | | | | | RECALL<br>STORE | Recall<br>Store | | | | | | | | | | Figure 1 ### **■** Block Diagram Figure 2 # ■ Absolute Maximum Ratings Table 1 | Parameter | Symbol | Ratings | Unit | |--------------------------------|-------------------|------------------------------|------| | Power supply voltage | V <sub>cc</sub> | -0.3 to +6.0 | ٧ | | Input voltage | $V_{IN}$ | -0.3 to V <sub>CC</sub> +0.3 | ٧ | | Output voltage | $V_{OUT}$ | 0.0 to $V_{\rm CC}$ | ٧ | | Storage temperature under bias | T <sub>bias</sub> | -50 to+95 | ô | | Storage temperature | T <sub>stg</sub> | -65 to+150 | ô | # ■ Recommended Operating Conditions Table 2 | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | |----------------------------|------------------|-----------------------------------------------------------|------|------|-----------------|------| | Power supply voltage | Vcc | | 4.5 | 5.0 | 5.5 | ٧ | | High level input voltage 1 | V <sub>IH</sub> | S-24H Series : All inputs<br>S-24S Series : CE, SK and DI | 2.0 | С | V <sub>cc</sub> | ٧ | | High level input voltage 2 | V <sub>IHS</sub> | S-24S Series : STORE and RECALL | 3.4 | _ | V <sub>cc</sub> | ٧ | | Low level input voltage 1 | V <sub>IL</sub> | S-24H Series : All inputs<br>S-24S Series : CE, SK and DI | 0.0 | _ | 0.8 | ٧ | | Low level input voltage 2 | V <sub>ILS</sub> | S-24S Series : STORE and RECALL | 0.0 | _ | 0.8 | ٧ | | Operating temperature | T <sub>opr</sub> | | -40 | _ | +85 | °C | ### ■ Pin Capacitance Table 3 (Ta=25°C, f=1.0 MHz, V<sub>CC</sub>=5 V) | Parameter | Symbol | Conditions | Min. | Тур. | Мах. | Unit | |--------------------|------------------|-----------------------|------|------|------|------| | Input capacitance | C <sub>IN</sub> | V <sub>IN</sub> =0 V | | | 6 | pF | | Output capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> =0 V | | _ | 8 | рF | ### ■ DC Electrical Characteristics Table 4 (Ta=-40°C to 85°C, $V_{CC}$ =+5 V±10%) | Parameter | Symbol | Conditions | Min. | Тур. | Max | Unit | |-------------------------------|------------------|------------------------------------------|----------------------|------|-----|------| | Operating current consumption | Icc | DO unloaded | _ | 5 | 10 | mA | | Sleep current | I <sub>SL</sub> | All inputs are V <sub>CC</sub> | _ | l | 1 | μΑ | | Standby current | I <sub>SB</sub> | CE=GND, Other inputs are V <sub>CC</sub> | _ | l | 1 | μΑ | | Store current | I <sub>STO</sub> | | _ | 5 | 10 | mA | | Input leakage current | ILI | $V_{IN}$ =GND to $V_{CC}$ | _ | 0.1 | 1 | μΑ | | Output leakage current | ILO | V <sub>OUT</sub> =GND to V <sub>CC</sub> | _ | 0.1 | 1 | μΑ | | Levelous autout valtage | \ \ \ | CMOS : I <sub>OL</sub> =100 μA | _ | - | 0.1 | V | | Low level output voltage | V <sub>OL</sub> | TTL : I <sub>OL</sub> =2.1 mA | _ | | 0.4 | V | | High lovel output voltage | \ \ \ \ | CMOS : I <sub>OH</sub> =-100 μA | V <sub>CC</sub> -0.1 | | - | V | | High level output voltage | V <sub>OH</sub> | TTL : I <sub>OH</sub> =-400 μA | 2.4 | l | | V | | Store inhibition voltage | V <sub>WI</sub> | | _ | 3.5 | 4.2 | V | | Schmitt width | V <sub>WD</sub> | S-24S Series : STORE and RECALL | 0.4 | _ | _ | V | ### ■ Data Hold Characteristics Table 5 | Parameter | Symbol | Conditions | Min. | Тур. | Max | Unit | |----------------------|------------------|---------------------------------------|------|------|-----|------| | Data hold voltage | V <sub>DH</sub> | CE≤0.2V, RECALL≥V <sub>CC</sub> -0.2V | 1.5 | _ | 5.5 | ٧ | | Data hold setup time | t <sub>CDH</sub> | | 50 | | 1 | ns | | Recovery time | t <sub>R</sub> | | 300 | - | | ns | Figure 3 Data hold timing chart ### ■ AC Electrical Chracteristics Table 6 Measuring conditions | Parameter | Conditions | | |----------------------------|-----------------------------------------------------------|--------------| | Input pulse voltage | S-24H Series : All inputs<br>S-24S Series : CE, SK and DI | 0.0 to 3.0 V | | | S-24S Series : STORE and RECALL | 0.0 to 4.0 V | | Input pulse rise/fall time | | 10 ns | | I/O reference voltage | | 1.5 V | | Output load | | 1TTL+100pF | ### 1. Data input/output timing Table 7 | Parameter | Symbol | Min. | Тур. | Max | Unit | |---------------------------|------------------|------|------|-----|------| | SK frequency | f <sub>SK</sub> | _ | _ | 1 | MHz | | SK high level pulse width | t <sub>skh</sub> | 0.4 | _ | _ | μs | | SK low level pulse width | t <sub>SKL</sub> | 0.4 | _ | _ | μs | | Input data setup time | t <sub>DS</sub> | 0.4 | _ | _ | μs | | Input data hold time | t <sub>DH</sub> | 0.08 | _ | _ | μs | | SK data valid time | t <sub>PD</sub> | 1 | _ | 0.3 | μs | | Output disable time | $t_{HZ}$ | | _ | 1.0 | μs | | CE setup time | t <sub>CES</sub> | 0.8 | _ | | μs | | CE hold time | t <sub>CEH</sub> | 0.4 | _ | | μs | | CE deselect time | t <sub>CDS</sub> | 0.8 | _ | _ | μs | - CE must be kept high during instructions. - When SK rises after selecting CE, the first 1 is taken into DI input and the fetch of an instruction starts. All previous 0 is ignored. Figure 4 Control data timing ## 2. Recall Cycle Table 8 | Parameter | Symbol | Min. | Тур. | Мах | Unit | |-------------------------|------------------|------|------|------|------| | Recall cycle time | t <sub>RCC</sub> | 2500 | | | ns | | Recall pulse width | t <sub>RCP</sub> | 500 | | | ns | | Recall disable time | t <sub>RCZ</sub> | | | 500 | ns | | Recall enable time | torc | 10 | | | ns | | Recall data access time | t <sub>ABC</sub> | | | 1000 | ns | <sup>\*</sup> Recall times are not limited. Figure 5 Hardware recall Seiko Instruments Inc. ## 3. Store Cycle Table 9 | Parameter | Symbol | Min. | Тур. | Max | Unit | |--------------------|------------------|------|------|-----|------| | Store time | t <sub>ST</sub> | _ | _ | 10 | ms | | Store pulse width | t <sub>STP</sub> | 0.2 | _ | _ | μs | | Store disable time | t <sub>STZ</sub> | _ | _ | 1.0 | μs | Store times: 10<sup>5</sup> times Data retention: 10 years Figure 6 Hardware store ### ■ Instruction Set Table 10 | Instruction | Symbol | Format<br>I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | Function | |--------------------------|--------|--------------------------------------------------------|----------------------------------------------------| | Write enable latch reset | WRDS | 1XXXX000 | Reset write enable latch (Disable write and store) | | Write enable latch set | WREN | 1XXXX100 | Set write enable latch (Enable write and store) | | Read | READ | 1AAAA11X | Read data from RAM address AAAA | | Write | WRITE | 1AAAA011 | Write data into RAM address AAAA | | Store | STO | 1XXXX001 | Store RAM data in E <sup>2</sup> PROM | | Recall | RCL | 1XXXX101 | Recall E <sup>2</sup> PROM data into RAM | | Sleep | SLEEP | 1XXXX010 | Enter sleep mode | X: Don't care A: Address bit • The format is composed of a start bit(1), address( $A_3 A_2 A_1 A_0$ ) and an instruction( $I_2 I_1 I_0$ ). • Address A0 is "X" for the S-24H30 and the S-24S30. #### ■ Operation #### 1. Internal latches The S-24 Series has two latches, one of which controls write operation of the SRAM, and both of which control permission/inhibition of store operation of the $E^2PROM$ . #### 1.1 Previous recall latch The previous recall latch controls permission/inhibition of store operation of $E^2PROM$ . It is reset when the power is turned on, and it inhibits store operation of the $E^2PROM$ . It is set by executing the software recall instruction or hardware recall, and it permits store operation of the $E^2PROM$ . #### 1.2 Write enable latch The write enable latch controls permission/inhibition of both store operation of the E²PROM and write operation of the SRAM. It is reset when the power is turned on or by executing WRDS instruction, and it inhibits both store operation of the E²PROM and write operation of the SRAM. It is set by executing WREN instruction, and it permits both store operation of the E<sup>2</sup>PROM and write operation of the SRAM When store operation of the $E^2$ PROM is completed, the write enable latch is automatically reset. Therefore, in order to execute store operation again, it is necessary to execute WREN instruction and to set the write enable latch. 1.3 Both the previous recall latch and the write enable latch must be set for permission of store operation. Figure 7 Internal latch #### 2. SRAM mode #### 2.1 Read The data is read from the SRAM through READ instruction. Inputting a start bit, address and instruction code causes data output on DO. In the S-24 Series, a bi-directional serial interface can be made by connecting DI and DO. See Figures 8 and 9 for the timing. ### 2.2 Write The data is written into the SRAM through WRITE instruction. Input data on DI after a start bit, address and instruction code. See Figures 10 and 11 for the timing. The write enable latch must be set before WRITE instruction. #### 3. E<sup>2</sup>PROM mode Data is input to and output from the E<sup>2</sup>PROM through the SRAM. #### 3.1 Store The SRAM data is copied into the E<sup>2</sup>PROM when STO instruction is executed or STORE goes low. The SRAM data does not change after STO instruction. Since the data stored in the E<sup>2</sup>PROM is non-volatile, it is retained even if power is turned off. In the case that store operation is performed while data is output on DO and during read operation of the SRAM, DO becomes high-impedance. During store operation, all other operations are inhibited. Both the previous recall latch and the write enable latch must be set before store operation. ### 3.2 Recall The $E^2$ PROM data is recopied into the SRAM when $\overline{RECALL}$ goes low or RCL instruction is executed. In the case that recall operation is performed while data is output on DO and during read operation of SRAM, DO becomes high-impedance. During recall operation, all other operations are inhibited. #### 4. Sleep mode Executing SLEEP instruction disables operation of the SRAM. The E<sup>2</sup>PROM data is retained. The sleep mode can be released by recall operation. Since the S-24 Series is in standby status and the current consumption is low when CE is at GND level, it is not necessary to execute SLEEP instruction in order to reduce the current consumption while not operating. #### 5. Operation timing After CE rose, when SK clock rises and DI goes high, a start bit is recognized and the fetch of an instruction starts. Data is fetched to DI terminal at the rise of SK clock. #### 5.1 Read D0 is output at the fall of the 8th clock, and others are output at the rise of the clock. Figure 8 Read mode timing(S-24H45, S-24S45) Figure 9 Read mode timing(S-24H30, S-24S30) 5.2 Write Data is written to the SRAM at the rise of SK clock. Figure 10 Write mode timing(S-24H45, S-24S45) Figure 11 Write mode timing(S-24H30, S-24S30) 5.3 Other operation modes CE must be low between instructions. Figure 12 Other operation modes timing ### ■ Interface with CPU with Serial Port - When SK and DI are high at the rise of CE, high of DI is regarded as a start bit and the clock 1 generates and the high of DI is fetched. When DI is low, DI is not regarded as a start bit until DI becomes high at the rise of SK. - After power on or after an instruction is performed, DI must be set 1 for preparing the fetch of the start bit of the next instruction. Figures 13 to 17 show the timings of write/read, and other operation modes, and interfacing examples are shown in Figures 18 to 20. Figure 14 Read mode timing(S-24H30, S-24S30) Figure 15 Write mode timing(S-24H45, S-24S45) Figure 16 Write mode timina(S-24H30. S-24S30) Figure 17 Other operation mode timing Seiko Instruments Inc. Interfacing example 1: With Intel 8051, 8052 Interfacing example 2: With other CPU When the S-24 Series is connected to CPU other than Intel 8051 and 8052, delay circuit should be set by a capacitor and a resistor at DO terminal (Figure 19), delaying the signal more than 200 ns as in Figure 20 to assure the data hold time ( $t_{DHU}$ ) and the data setup time ( $t_{DSU}$ ) of CPU. Figure 19 Figure 20 The maximum speed of the SK clock ( $f_{\text{SKMAX}}$ ) is expressed by the following formula: $$f_{SKMAX} = \frac{1}{t_{CK}} = \frac{1}{t_{DCU} + t_{DU} + t_{DD}} max.$$ For example, when interfacing with NEC $\mu PD75XX$ series, $f_{\text{SKMAX}}$ is as follows: $\mu PD75XX$ series $~t_{\text{DSU}}~:~300~\text{ns}$ min. t<sub>DHU</sub> : 450 ns min. S-24 Series $t_{PD}$ : 0 ns min. , 300 ns max. $$f_{SKMAX} = \frac{1}{t_{SK}} = \frac{1 \times 10^9}{300 + 450 + 300} = \frac{1}{1.05 \,\mu s} = 952 \,\text{kHz}$$ ### ■ Dimensions (Unit:mm) ### 1. 8-pin DIP Figure 21 ## 2. 8-pin SOP Figure 22 # ■ Ordering Information Seiko Instruments Inc. ### **■** Characteristics - 1. DC Characteristics - 1.1 Operating current consumption I<sub>CC</sub> Ambient temperatureTa 1.3 Operating current consumption $I_{\text{CC}}$ – SK frequency $f_{\text{SK}}$ 1.5 Store current consumption $I_{STO}$ – Ambient temperature Ta 1.7 Store inhibition voltage $V_{WI}$ – Ambient temperature Ta 1.2 Operating current consumption $I_{CC}$ – Power supply voltage $V_{CC}$ 1.4 Sleep/standby current consumption $I_{\rm SL}/I_{\rm SB}$ – Ambient temperature Ta 1.6 Store current consumption $I_{\text{STO}}$ – Power supply voltage $V_{\text{CC}}$ 1.8 Input voltage $V_{\text{IN}}$ – Ambient temperature Ta S-24H Series : All inputs : All inputs : CE, SK and DI S-24S Series 1.10 Input voltage V<sub>IN</sub> – Ambient temperature Ta S-24S Series : STORE and RECALL 1.12 High level output current I<sub>OH</sub> – Ambient temperature Ta 1.14 High level output voltage $V_{\text{OH}}$ – Ambient temperature Ta $\begin{array}{lll} \text{1.9 Input voltage $V_{\text{IN}}$ - Power supply voltage $V_{\text{CC}}$} \\ & \text{S-24H Series} & : \text{All inputs} \\ & \text{S-24S Series} & : \text{CE, SK and DI} \end{array}$ 1.11 Input voltage $V_{IN}-$ Power supply voltage $V_{CC}$ S-24S Series : STORE and RECALL 1.13 Low level output current I<sub>OL</sub>-Ambient temperature Ta 1.15 Low level output voltage V<sub>OL</sub> – Ambient temperature Ta # SERIAL NON-VOLATILE RAM ### S-24 Series - 2. AC Characteristics - 2.1 SK pulse width t<sub>SK</sub> Ambient temperature Ta 2.3 Input data setup time t<sub>DS</sub> – Ambient temperature Ta 2.5 SK data valid time t<sub>PD</sub> – Ambient temperature Ta 2.7 Recall cycle time t<sub>RCC</sub> – Ambient temperature Ta 2.2 SK pulse width $t_{\text{SK}}$ – Power supply voltage $V_{\text{CC}}$ 2.4 Input data hold time t<sub>DH</sub> – Ambient temperature Ta 2.6 Recall pulse width t<sub>RCP</sub> - Ambient temperature Ta 2.8 Store time t<sub>ST</sub> – Ambient temperature Ta 14 ## 3. Rewriting Characteristics